FPGA Design with MATLAB, Part 1: Why Use MATLAB and Simulink
HDL Coder™ generates synthesizable VHDL® or Verilog® RTL from MATLAB® functions, Simulink® models, and Stateflow® charts that can be used to target FPGA or ASIC hardware. This tutorial uses a simple signal-processing algorithm to show the typical steps our customers follow to adapt their high-level algorithms with hardware architecture detail so they can be implemented efficiently in hardware and verified at each step.
This video covers:
- Key considerations for hardware design: streaming data and fixed resources
- Strengths of MATLAB and Simulink and how to leverage each for hardware design
- Overview of the workflow, including verification of each step
- HDL Coder Self-Guided Tutorial overview
- Introduction to the MATLAB golden reference algorithm
- Adapting the frame-based algorithm to a streaming algorithm
Get HDL Coder Self-Guided Tutorial:
--------------------------------------------------------------------------------------------------------
Get a free product Trial: https://
3 views
18
5
5 months ago 01:52:14 2
How Complex Motherboards Are Designed
7 months ago 00:17:21 1
Russian Tornado-S Rocket guidance head circuit board
7 months ago 00:01:56 1
What Is ASIC Testbench?
8 months ago 00:04:44 2
DSD-PCM DAC “Prometheus“ by Demograf Audio Equipment
8 months ago 00:52:41 1
What is this rare multi-user UNIX workstation? (Plexus P/20)
9 months ago 00:00:16 1
MOTIVATIONAL - Trust is a Dangerous Game | Best VLSI Training | VLSI Courses |
10 months ago 00:00:33 1
webGUI Control Operation of RACVISION Video Wall Processor
10 months ago 00:14:18 1
ПЛИС для начинающих: Разбираем задачи из Хэррис и Хэррис: упражнение 4.5: Решение 1
10 months ago 00:36:45 8
FPGA vs MCU: Издевательски наглядное сравнение
12 months ago 00:47:16 1
Практическое руководство по моделированию и синтезу FPGA/ASIC
1 year ago 00:00:51 1
RACVISION FPGA Based, Support Multi-groups Operating Video Wall Processor
1 year ago 00:11:04 1
DeepSouth: The Dawn of Brain-Inspired Supercomputers
1 year ago 04:28:53 9
V Конференция FPGA-Разработчиков - FPGA-Systems 2023.2 - Томск
1 year ago 00:58:30 1
Enhancing the Simulation Testbench for VHDL-based FPGA Designs Part 1 Basic Testbench for Simple DUT
1 year ago 00:22:57 1
Цифровые фильтры - основы, принципы, примеры
1 year ago 00:25:57 1
#1 Ben Eater’s 8 Bit Computer (SAP-1) in an FPGA: The Registers
1 year ago 00:01:40 1
RACVISION FPGA Based LCD & LED Video Wall Processor
1 year ago 06:41:42 1
V Конференция FPGA-Разработчиков - FPGA-Systems 2023.2 - Москва
1 year ago 00:10:31 1
Intel Altera use Quartus To Change Project Name Design Files Names and Revision using Copy Project
1 year ago 00:55:51 1
Simulating Intel® FPGA Design Using Questa “Ask an Expert“ May 31, 2023
1 year ago 00:23:27 1
FPGA Based Power Analyser (4K) with FFT, CORDIC, Embedded Processor and Matlab GUI: PART 1:ADC & FFT
1 year ago 00:29:41 1
Understanding Timing Analysis in FPGAs
1 year ago 00:12:19 1
NEW Allen & Heath CQ Series Mixers (CQ-12T, CQ-18T, CQ-20B) | Demo and Feature Overview
1 year ago 00:09:49 5
UDO Audio Super 6 Synthesizer - All Playing, No Talking!